#### Subtraction

• Subtracting  $6_{ten}$  from  $7_{ten}$  directly

- - Subtracting  $6_{ten}$  from  $7_{ten}$  using two's complement. 7 + (-6)

#### Overflow

- Signed integers, addition
- When can an overflow occur?

| Operand 1 | Operand 2 | Overflow | Check      |
|-----------|-----------|----------|------------|
| +ve       | -ve       | No       |            |
| -ve       | +ve       | No       |            |
| +ve       | +ve       | Yes      | -ve result |
| -ve       | -ve       | Yes      | +ve result |

Convert (-11.75) base 10 to binary

Convert (-11.75) base 10 to binary

```
11 to binary
11/2 = 5 remainder 1
5/2 = 2 remainder 1
2/2 = 1 remainder 0
1/2 = 0 remainder 1
11 to binary 2 1011
```

Convert (-11.75) base 10 to binary

```
11 to binary

11/2 = 5 remainder 1

5/2 = 2 remainder 1

2/2 = 1 remainder 0

1/2 = 0 remainder 1

11 to binary → 1011

.75 to binary

.75 * 2 = 1. 50 integer part 1

.50 *2 = 1.00 integer part 1
```

Convert (-11.75) base 10 to binary

```
11 to binary

11/2 = 5 remainder 1

5/2 = 2 remainder 1

2/2 = 1 remainder 0

1/2 = 0 remainder 1

11 to binary → 1011
```

.75 to binary

.75 \* 2 = 1.50 integer part 1

.50 \*2 = 1.00 integer part 1

11.75 in binary  $\Rightarrow$  1011.11  $\Rightarrow$  1011.11 \* 2<sup>0</sup>

In normalized scientific notation

 $1.01111 * 2^3$ 

Convert (-11.75) base 10 to binary

```
11 to binary

11/2 = 5 remainder 1

5/2 = 2 remainder 1

2/2 = 1 remainder 0

1/2 = 0 remainder 1

11 to binary → 1011

.75 to binary
```

.75 to binary
.75 \* 2 = 1. 50 integer part 1
.50 \*2 = 1.00 integer part 1

 $11.75 \ in \ binary \Rightarrow 1011.11 \Rightarrow 1011.11 * 2^0$ In normalized scientific notation

$$1.01111 * 2^3$$

S = 1 (sign bit)

**Fraction = .01111** 

Exponent = 3 + bias (127) = 130 (in 8-bit binary is 1000 0010)

Convert (-11.75) base 10 to binary

11 to binary

$$11/2 = 5$$
 remainder 1

$$5/2 = 2$$
 remainder 1

$$2/2 = 1$$
 remainder 0

$$1/2 = 0$$
 remainder 1

.75 to binary

$$.75 * 2 = 1.50$$
 integer part 1

$$.50 *2 = 1.00 integer part 1$$

11.75 in binary 
$$\Rightarrow$$
 1011.11  $\Rightarrow$  1011.11  $*$  2<sup>0</sup>

In normalized scientific notation

$$1.01111 * 2^3$$

$$S = 1$$
 (sign bit)

Exponent = 3 + bias (127) = 130 (in 8-bit binary is 1000 0010)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Floating-Point Example

- Represent –0.75
  - $0.75_{10}$  in binary:

- 
$$0.75_{10}$$
 in binary:  
 $0.75 * 2 = 1.5$  Integer part is 1  
 $0.5 * 2 = 1.0$  Integer part is 1  
=>  $0.75_{10} = 0.11_2 = 1.1_2 \times 2^{-1}$   
-  $-0.75 = (-1)^1 \times 1.1_2 \times 2^{-1}$   $x = (-1)^S \times (1 + Fraction) \times 2^{(Exponent - Bias)}$ 

**Double Precision** 

Exponent with bias used for representation (-1 + 1023 = 1022)

| 31   | 30 | 29 | 28 | 27 | 26   | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11   | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|---|---|---|---|---|---|---|---|---|---|
| 1    | 0  | 1  | 1  | 1  | 1    | 1   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 bi | t  |    |    |    | 11 b | its |    |    |    |    |    |    |    |    |    |    |    |    | 20 | bits |    |   |   |   |   |   |   |   |   |   |   |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

$$-S = 1$$

- - -

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

$$-S = 1$$

- Exponent = 
$$10000001_2 = 1*2^0 + 1*2^7 = 129$$

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

- -S = 1
- Exponent =  $10000001_2 = 1*2^0 + 1*2^7 = 129$
- Fraction =  $01000...00_2$  =  $1*2^{-2}$

$$-S = 1$$

- Exponent = 
$$10000001_2 = 1*2^0 + 1*2^7 = 129$$

- Fraction = 
$$01000...00_2 = 1*2^{-2}$$

• 
$$x = (-1)^1 \times (1 + .01_2) \times 2^{(129 - 127)}$$
  
=  $(-1) \times 1.25 \times 2^2$   
=  $-5.0$ 

$$x = (-1)^{S} \times (1 + Fraction) \times 2^{(Exponent - Bias)}$$

#### Final Exam Review

- Chapter 1:
  - Performance
    - CPU Execution time
    - CPI
  - Amdahl's Law
- Chapter 2:
  - Number System
  - Load/Store data from/in memory
  - Assembly language
- Chapter 3:
  - Overflow
  - IEEE 754 representation

- Chapter 4:
  - Datapath
  - Pipelining
  - Hazards

#### Consider the following instruction:

Instruction: AND Rd, Rn, Rm



#### 1.1 What are the values of control signals

| ALU control | Function     |
|-------------|--------------|
| 0000        | AND          |
| 0001        | OR           |
| 0010        | add          |
| 0110        | subtract     |
| 0111        | pass input b |
| 1100        | NOR          |

#### Consider the following instruction:

Instruction: AND Rd, Rn, Rm



#### 1.1 What are the values of control signals

| ALU control | Function     |
|-------------|--------------|
| 0000        | AND          |
| 0001        | OR           |
| 0010        | add          |
| 0110        | subtract     |
| 0111        | pass input b |
| 1100        | NOR          |

| Signal        | Value |
|---------------|-------|
| RegWrite      |       |
| ALUSrc        |       |
| ALU operation |       |
| MemWrite      |       |
| MemRead       |       |
| MemtoReg      |       |

#### Consider the following instruction:

Instruction: AND Rd, Rn, Rm



#### 1.1 What are the values of control signals

| ALU control | Function     |
|-------------|--------------|
| 0000        | AND          |
| 0001        | OR           |
| 0010        | add          |
| 0110        | subtract     |
| 0111        | pass input b |
| 1100        | NOR          |

| Signal        | Value |
|---------------|-------|
| RegWrite      | 1     |
| ALUSrc        | 0     |
| ALU operation | 0000  |
| MemWrite      | 0     |
| MemRead       | 0     |
| MemtoReg      | 0     |



Five stages, one step per stage

3.

4.

5.

IF: Instruction fetch from memory

MEM: Access memory operand

WB: Write result back to register

ID: Instruction decode & register read

• Show five-stage pipeline diagrams for a sequence of instructions.

 Show five-stage pipeline diagrams for a sequence of instructions.

• Show five-stage pipeline diagrams for a sequence of instructions.

ADD X3, X1, X2 STUR X2, [X0,#24] LDUR X4, [X0,#16]

#### Five stage pipeline

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register

• Show five-stage pipeline diagrams for a sequence of instructions.

| (0,1110)          | 1 | 1 | 1 | 1 |   |   |   |
|-------------------|---|---|---|---|---|---|---|
| Inst./CC          | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| ADD X3, X1, X2    |   |   |   |   |   |   |   |
| STUR X2, [X0,#24] |   |   |   |   |   |   |   |
| LDUR X4, [X0,#16] |   |   |   |   |   |   |   |

• Show five-stage pipeline diagrams for a sequence of instructions.

| <u> </u>          |    |   |   |   |   |   |   |
|-------------------|----|---|---|---|---|---|---|
| Inst./CC          | 1  | 2 | 3 | 4 | 5 | 6 | 7 |
| ADD X3, X1, X2    | IF |   |   |   |   |   |   |
| STUR X2, [X0,#24] |    |   |   |   |   |   |   |
| LDUR X4, [X0,#16] |    |   |   |   |   |   |   |

• Show five-stage pipeline diagrams for a sequence of instructions.

| (0,1120)          | 1  | 1  |   | 1 | 1 | 1 |   |
|-------------------|----|----|---|---|---|---|---|
| Inst./CC          | 1  | 2  | 3 | 4 | 5 | 6 | 7 |
| ADD X3, X1, X2    | IF | ID |   |   |   |   |   |
| STUR X2, [X0,#24] |    | IF |   |   |   |   |   |
| LDUR X4, [X0,#16] |    |    |   |   |   |   |   |

• Show five-stage pipeline diagrams for a sequence of instructions.

| (0,1110)          |    | i  | •   |   | • | 1 |   |
|-------------------|----|----|-----|---|---|---|---|
| Inst./CC          | 1  | 2  | 3   | 4 | 5 | 6 | 7 |
| ADD X3, X1, X2    | IF | ID | EXE |   |   |   |   |
| STUR X2, [X0,#24] |    | IF | ID  |   |   |   |   |
| LDUR X4, [X0,#16] |    |    | IF  |   |   |   |   |

• Show five-stage pipeline diagrams for a sequence of instructions.

| <u>0,11 ±0]</u>   |    |    |     |     |     |     |    |
|-------------------|----|----|-----|-----|-----|-----|----|
| Inst./CC          | 1  | 2  | 3   | 4   | 5   | 6   | 7  |
| ADD X3, X1, X2    | IF | ID | EXE | MEM | WB  |     |    |
| STUR X2, [X0,#24] |    | IF | ID  | EXE | MEM | WB  |    |
| LDUR X4, [X0,#16] |    |    | IF  | ID  | EXE | MEM | WB |

• Show five-stage pipeline diagrams for a sequence of instructions.

Total cycle = 7

| <u> </u>          |    |    |     |     |     |     |    |
|-------------------|----|----|-----|-----|-----|-----|----|
| Inst./CC          | 1  | 2  | 3   | 4   | 5   | 6   | 7  |
| ADD X3, X1, X2    | IF | ID | EXE | MEM | WB  |     |    |
| STUR X2, [X0,#24] |    | IF | ID  | EXE | MEM | WB  |    |
| LDUR X4, [X0,#16] |    |    | IF  | ID  | EXE | MEM | WB |

#### Hazards

#### Hazards

Situations that prevent starting the next instruction in the next cycle

#### Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Two instructions try to access the same resource simultaneously
- Data hazard
  - An instruction depends on completion of data access by a previous instruction
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

#### Data Hazards

- Three Generic Data Hazards
  - True Data Dependency: also called Read-After-Write (RAW)
  - Anti-dependency: also called Write-After-Read (WAR)
  - Output dependency: also called Write-After-Write (WAW)

# Identifying Data Dependencies

#### List the true data dependencies

- 1. LDUR X1, [X0,#0]
- 2. LDUR X2, [X0,#8]
- 3. ADD X3, X1,X2
- 4. STUR X3, [X0,#24]
- 5. LDUR X4, [X0,#16]
- 6. ADD X5, X1,X4
- 7. STUR X5, [X0,#32]

# Identifying Data Dependencies

#### List the true data dependencies

- 1. LDUR X1, [X0,#0]
- 2. LDUR X2, [X0,#8]
- 3. ADD X3, X1,X2
- 4. STUR X3, [X0,#24]
- LDUR X4, [X0,#16]
- 6. ADD X5, X1,X4
- 7. STUR X5, [X0,#32]

Instruction 3 on 1

Instruction 3 on 2

Instruction 4 on 3

Instruction 6 on 1

Instruction 6 on 5

Instruction 7 on 6

#### Overcoming Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Not necessarily an issue in LEGv8
- Data hazard
  - Forwarding or Bypassing
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

Cycle 4:

Inst 1 → No Mem stage

Inst 2 → ignore the loaded value,

# Example R-Type Instruction

•



| Cycles             | 1                                | 2                             | 3                                                                   | 4                       | 5                       |
|--------------------|----------------------------------|-------------------------------|---------------------------------------------------------------------|-------------------------|-------------------------|
| ADD X19, X0,<br>X1 | Fetch<br>instruction<br>from mem | Read data from registers 0, 1 | Add values of registers 0, 1 (value to write in reg 19 is computed) |                         |                         |
| SUB X2, X19,<br>X3 |                                  | Fetch instruction from mem    | Read data from registers 19, 3                                      | Subtract X0 from<br>X19 | Forward value<br>Bypass |

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

- 1. Load instruction
- 2. Arithmetic instruction

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

```
ADD X19, X0, X1
SUB X2, X19, X3
```

- 1. Load instruction
- 2. Arithmetic instruction

### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

```
ADD X19, X0, X1
SUB X2, X19, X3
```

- 1. Load instruction
- 2. Arithmetic instruction

```
LDUR X1 [ X2, #0]
SUB X4, X1, X5
```

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

```
ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of x19 needed in exe stage)
```

- 1. Load instruction
- 2. Arithmetic instruction

```
LDUR X1 [ X2, #0]
SUB X4, X1, X5
```

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

```
ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)
```

- 1. Load instruction
- 2. Arithmetic instruction

```
LDUR X1 [ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)
```

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

| ADD X19, X | 0, X1 | IF | ID | EXE | MEM | WB      |    |
|------------|-------|----|----|-----|-----|---------|----|
| SUB X2, X1 | 9, X3 |    | IF | ID  | EXE | ME<br>M | WB |

- 1. Load instruction
- 2. Arithmetic instruction

```
LDUR X1 [ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)
```

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

| ADD X19, X0, | X1 | IF | ID | EXE | MEM | WB      |    |
|--------------|----|----|----|-----|-----|---------|----|
| SUB X2, X19, | X3 |    | IF | ID  | EXE | ME<br>M | WB |

- 1. Load instruction
- 2. Arithmetic instruction

```
LDUR X1 [ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)
```

### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

| ADD X19, X0, X1 | IF | ID | EXE | MEM | WB      |    |
|-----------------|----|----|-----|-----|---------|----|
| SUB X2, X19, X3 |    | IF | ID  | EXE | ME<br>M | WB |

- 1. Load instruction
- 2. Arithmetic instruction

LDUR X1,[ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)

| LDUR X1, [X2, #0] | IF | ID | EX<br>E | MEM | WB  |    |
|-------------------|----|----|---------|-----|-----|----|
| SUB X2, X1, X3    |    | IF | ID      | EXE | MEM | WB |

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

| ADD X19, X0, X1 | IF | ID | EXE | MEM | WB      |    |
|-----------------|----|----|-----|-----|---------|----|
| SUB X2, X19, X3 |    | IF | ID  | EXE | ME<br>M | WB |

- 1. Load instruction
- 2. Arithmetic instruction

LDUR X1,[ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)

| LDUR X1, [X2, #0] | IF | ID | EX<br>E | MEM | WB  |    |
|-------------------|----|----|---------|-----|-----|----|
| SUB X2, X1, X3    |    | IF | ID      | EXE | MEM | WB |

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

- 1. Load instruction
- 2. Arithmetic instruction

LDUR X1, [ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)

| ADD X19, X | 0, X1 | IF | ID | EXE | MEM | WB      |    |
|------------|-------|----|----|-----|-----|---------|----|
| SUB X2, X1 | 9, x3 |    | IF | ID  | EXE | ME<br>M | WB |

| LDUR X1, [X2, #0] | IF | ID | EXE | MEM | WB  |     |    |
|-------------------|----|----|-----|-----|-----|-----|----|
| Stall             |    |    |     |     |     |     |    |
| SUB X2, X1, X3    |    |    | IF  | ID  | EXE | MEM | WB |

#### Two cases:

- 1. Arithmetic instruction
- 2. Arithmetic instruction

### Example:

ADD X19, X0, X1 (result X19 available after EXE stage)
SUB X2, X19, X3 (Value of X19 needed in exe stage)

- 1. Load instruction
- 2. Arithmetic instruction

LDUR X1,[ X2, #0] (result X1 available after MEM stage)
SUB X4, X1, X5 (Value of X1 needed in exe stage)

| ADD X19, X0, X1 | IF ID | EXE | MEM | WB      |    | LDUR X1, [X2, #0] | IF | ID | EXE | MEM | WB  |     |    |
|-----------------|-------|-----|-----|---------|----|-------------------|----|----|-----|-----|-----|-----|----|
| SUB X2, X19, X3 | IF    | ID  | EXE | ME<br>M | WB | Stall             |    |    |     |     |     |     |    |
|                 | 1     | 1   | ı   | 1       | ı  | SUB X2, X1, X3    |    |    | IF  | ID  | EXE | MEM | WB |

LDUR X1, [X0,#0]

LDUR X2, [X0,#8]

ADD X3, X1,X2

STUR X3, [X0,#24]

LDUR X4, [X0,#16]

ADD X5, X1,X4

STUR X5, [X0,#32]

| Clock Cycles     | 1  | 2  | 3   | 4   | 5   | 6 | 7 | 8 | 9 | 10 | 11 |
|------------------|----|----|-----|-----|-----|---|---|---|---|----|----|
| LDUR X1, [X0,#0] | IF | ID | EXE | MEM | WB  |   |   |   |   |    |    |
| LDUR X2, [X0,#8] |    | IF | ID  | EXE | MEM |   |   |   |   |    |    |
| ADD X3, X1, X2   |    |    | IF  | ID  | EXE |   |   |   |   |    |    |

| Clock Cycles     | 1  | 2  | 3   | 4   | 5   | 6   | 7 | 8 | 9 | 10 | 11 |
|------------------|----|----|-----|-----|-----|-----|---|---|---|----|----|
| LDUR X1, [X0,#0] | IF | ID | EXE | MEM | WB  |     |   |   |   |    |    |
| LDUR X2, [X0,#8] |    | IF | ID  | EXE | MEM |     |   |   |   |    |    |
| Stall            |    |    |     |     | \   |     |   |   |   |    |    |
| ADD X3, X1, X2   |    |    |     | IF  | ID  | EXE |   |   |   |    |    |

|                   | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9  | 10 | 11 | 12 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|----|----|----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |    |    |    |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |    |    |    |    |
| Stall             |    |    |     |     | · · |     |     |     |    |    |    |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |    |    |    |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB |    |    |    |

|                   | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11 | 12 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |     |     |    |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |     |     |    |    |
| Stall             |    |    |     |     | \   |     |     |     |     |     |    |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |     |     |    |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB  |     |    |    |
| LDUR X4, [X0,#16] |    |    |     |     |     | IF  | ID  | EXE | MEM | WB  |    |    |
| ADD X5, X1, X4    |    |    |     |     |     |     | IF  | ID  | EXE | MEM | WB |    |

| Clock Cycles      | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |     |     |     |     |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |     |     |     |     |    |
| Stall             |    |    |     |     | \   |     |     |     |     |     |     |     |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |     |     |     |     |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB  |     |     |     |    |
| LDUR X4, [X0,#16] |    |    |     |     |     | IF  | ID  | EXE | MEM | WB  |     |     |    |
| Stall             |    |    |     |     |     |     |     |     | · · |     |     |     |    |
| ADD X5, X1, X4    |    |    |     |     |     |     |     | IF  | ID  | EXE | MEM | WB  |    |
| STUR X5, [X0,#32] |    |    |     |     |     |     |     |     | IF  | ID  | EXE | MEM | WB |

## Code Scheduling to Avoid Stalls



| LDUR | X1, | [x0,#0]  |
|------|-----|----------|
| LDUR | x2, | [x0,#8]  |
| LDUR | X4, | [X0,#16] |
| ADD  | X3, | X1, X2   |
| STUR | X3, | [X0,#24] |
| ADD  | X5, | X1, X4   |
| STUR | X5, | [x0,#32] |

## Code Scheduling to Avoid Stalls

| Clock Cycles      | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11 | 12 | 13 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |     |     |    |    |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |     |     |    |    |    |
| LDUR X4, [X0,#16] |    |    | IF  | ID  | EXE | MEM | WB  |     |     |     |    |    |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |     |     |    |    |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB  |     |    |    |    |
| ADD X5, X1, X4    |    |    |     |     |     | IF  | ID  | EXE | MEM | WB  |    |    |    |
| STUR X5, [X0,#32] |    |    |     |     |     |     | IF  | ID  | EXE | MEM | WB |    |    |

**Total 11 Clock Cycles** 

## Write First Then Read in Clock Cycle

| ADD X0, X1, X2 | IF | ID | EXE | MEM | WB  |     |     |    |  |
|----------------|----|----|-----|-----|-----|-----|-----|----|--|
| Inst 2         |    | IF | ID  | EXE | MEM | WB  |     |    |  |
| Inst 3         |    |    | IF  | ID  | EXE | MEM | WB  |    |  |
| ADD X4, X0, X1 |    |    |     | IF  | ID  | EXE | MEM | WB |  |

## Write First Then Read in Clock Cycle

Value written in to X0

| ADD X0, X1, X2 | IF | ID | EXE | MEM | WB  |     |     |    |  |
|----------------|----|----|-----|-----|-----|-----|-----|----|--|
| Inst 2         |    | IF | ID  | EXE | MEM | WB  |     |    |  |
|                |    |    |     |     |     |     |     |    |  |
| Inst 3         |    |    | IF  | ID  | EXE | MEM | WB  |    |  |
| ADD X4, X0, X1 |    |    |     | IF  | ID  | EXE | MEM | WB |  |
|                |    |    |     |     |     |     |     |    |  |

Value written in to X0

This is acceptable, the design is such that all writing happens in the first half of the clock cycle and reading in the second half.



### **Control Hazards**

- Branch determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
    - Still working on ID stage of branch

- In LEGv8 pipeline
  - Need to compare registers and compute target early in the pipeline
  - Add hardware to do it in ID stage

### Stall on Branch

Wait until branch outcome determined before fetching next instruction



### **Branch Prediction**

- Longer pipelines can't readily determine branch outcome early
  - Stall penalty becomes unacceptable
- Predict outcome of branch
  - Only stall if prediction is wrong
- In LEGv8 pipeline
  - Can predict branches not taken
  - Fetch instruction after branch, with no delay

### Branch prediction

Given the following code sequence in LEGv8 assembly language: Assume that the variables i and k are associated with registers X1, and X3, respectively.

```
ADDI X1, XZR, #1 ; i = 1

Loop: SUBI X2, X1, #2

CBZ X2, Jump ; Branch B1

ADDI X3, X3, #1

Jump: ADDI X1, X1, #1 ; i += 1

SUBI X2, X1, #5

CBZ X2, Exit

B Loop

Exit:
```

```
i = 1
while (i != 5) {
    if (i != 2 ) {
        k = k + 1
    }
    i = i + 1
}
```

| Value of i or<br>X1 | Actual<br>outcome of<br>branch b1 |
|---------------------|-----------------------------------|
| 1                   | NT                                |
| 2                   | Т                                 |
| 3                   | NT                                |
| 4                   | NT                                |
| 5                   | NT                                |

## Strategy 1: Predict Always Taken

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 1                                 | Т                    | NT                                | Yes                        |
| 2                   | 1                                 | Т                    | Т                                 | No                         |
| 3                   | 1                                 | Т                    | NT                                | Yes                        |
| 4                   | 1                                 | Т                    | NT                                | Yes                        |
| 5                   | 1                                 | Т                    | NT                                | Yes                        |

Correct prediction: 1
Total predictions: 5

Accuracy: **1/5 = 0.2** 

## 1-bit predictor

- Predict the outcome of the next branch instruction to be the same as the previous outcome.
  - If previous outcome is taken, predict next as taken
  - If previous outcome is not taken then predict next as not taken.
- Flip the bit on incorrect prediction

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   |                                   |                            |
| 2                   |                                   |                      |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   |                                   |                      |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   | Т                                 | yes                        |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   | _T                                | yes                        |
| 3                   | 1                                 | T                    |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   | Т                                 | yes                        |
| 3                   | 1                                 | Т                    | NT                                | yes                        |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   | Т                                 | yes                        |
| 3                   | 1                                 | T                    | NT                                | yes                        |
| 4                   | 0                                 | NT •                 |                                   |                            |
| 5                   |                                   |                      |                                   |                            |

| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 0                                 | NT                   | NT                                | no                         |
| 2                   | 0                                 | NT                   | Т                                 | yes                        |
| 3                   | 1                                 | Т                    | NT                                | yes                        |
| 4                   | 0                                 | NT                   | NT                                | no                         |
| 5                   | 0                                 | NT                   | NT                                | no                         |

Correct prediction: 3

Total predictions: 5

Accuracy:

3/5 = 0.6

### Problem 2

Given the following code sequence in LEGv8 assembly language: Assume that the variables i and k are associated with registers X1, and X3, respectively.

```
ADDI X1, XZR, #1

Loop: SUBI X2, X1, #2

CBZ X2, Jump ; Branch B1

ADDI X3, X3, #1

Jump: ADDI X1, X1, #1

SUBI X2, X1, #5

CBZ X2, Exit

B Loop
```

Exit:

### Show **branch prediction table** with 5 columns

- 1. Value of register X1
- 2. Branch predictor value for branch B1
  - 1.  $0 \rightarrow \text{not taken}$
  - 2. 1 → taken
- 3. Prediction (T/NT)
- 4. Actual Outcome of B1
- 5. Miss prediction (yes, no)

Calculate the **prediction accuracy** 

Branch Prediction Strategy: **2-bit predictor Initial state 01** 

### **2bit Branch Prediction Buffer**

- A prediction must miss twice before the prediction is changed
- Follow the State-Transition Diagram to update the predictor depending on the outcome of the branch instruction Taken





| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   |                                   |                            |
| 2                   |                                   |                      |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   |                                   |                      |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   |                                   |                            |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   |                                   |                      |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   | 01                                | NT                   |                                   |                            |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   | 01                                | NT                   | NT                                | no                         |
| 4                   |                                   |                      |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   | 01                                | NT                   | NT                                | no                         |
| 4                   | 00                                | NT                   |                                   |                            |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   | 01                                | NT                   | NT                                | no                         |
| 4                   | 00                                | NT                   | NT                                | no                         |
| 5                   |                                   |                      |                                   |                            |



| Value of i or<br>X1 | Branch predictor<br>for Branch b1 | Prediction<br>(T/NT) | Actual<br>outcome of<br>branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|-----------------------------------|----------------------|-----------------------------------|----------------------------|
| 1                   | 01                                | NT                   | NT                                | no                         |
| 2                   | 00                                | NT                   | Т                                 | yes                        |
| 3                   | 01                                | NT                   | NT                                | no                         |
| 4                   | 00                                | NT                   | NT                                | no                         |
| 5                   | 00                                | NT                   | NT                                | no                         |

Correct prediction: 4
Total predictions: 5

Accuracy:

4/5 = 0.8

### Final Exam Review

- Chapter 1:
  - Performance
    - CPU Execution time
    - CPI
  - Amdahl's Law
- Chapter 2:
  - Number System
  - Load/Store data from/in memory
  - Assembly language
- Chapter 3:
  - Overflow
  - IEEE 754 representation

- Chapter 4:
  - Datapath
  - Pipelining
  - Hazards
- Chapter 5
  - Caches

# Cache Organizations

- Types of Caches
- 1. Direct mapped cache
- 2. N-way set associative cache
- 3. Full associative cache

## Direct Mapped Cache

- A main memory address is mapped to exactly one block in the cache.
- The mapping is determined by

Cache index = (Address) module (number of blocks in cache)

|                                           | Example           | index             | Data |
|-------------------------------------------|-------------------|-------------------|------|
|                                           | •                 | 0                 |      |
|                                           |                   | 1 _               |      |
| <ul> <li>Cache with 16 Blocks.</li> </ul> |                   | 2                 |      |
| Main memory location 10 is                | mannad ta sasha i | ndov <sup>3</sup> |      |
| Main memory location to is                | mapped to cache i | nuex <sub>4</sub> |      |
| •                                         |                   | 5                 |      |
|                                           |                   | 6                 |      |
|                                           |                   | 7                 |      |
|                                           |                   | 8                 |      |
|                                           |                   | 9                 |      |
|                                           |                   | 10                |      |
|                                           |                   | 11 _              |      |
|                                           |                   | 12 _              |      |
|                                           |                   | 13                |      |
|                                           |                   | 14 _              |      |
|                                           |                   | 15                |      |

|                                           | Example           | index     | Data |
|-------------------------------------------|-------------------|-----------|------|
|                                           | •                 | 0         |      |
|                                           |                   | 1         |      |
| <ul> <li>Cache with 16 Blocks.</li> </ul> |                   | 2         |      |
| Main memory location 10 is m              | apped to cache in | $dex_4^3$ |      |
| •                                         |                   | 5         |      |
|                                           |                   | 6         |      |
|                                           |                   | 7         |      |
| Number of blocks = 16                     |                   | 8         |      |
| Number of blocks = 16                     |                   | 9         |      |
| Cache index = (address) modul             | e (number of bloc | cks) 10   |      |
|                                           | •                 |           |      |
|                                           |                   | 12        |      |
|                                           |                   | 13        |      |
|                                           |                   | 14        |      |
|                                           |                   | 15        |      |

|                                                                   | Example           | index                          | Data |
|-------------------------------------------------------------------|-------------------|--------------------------------|------|
|                                                                   | •                 | 0                              |      |
|                                                                   |                   | 1                              |      |
| <ul> <li>Cache with 16 Blocks.</li> </ul>                         |                   | 2                              |      |
| Main memory location 10 is a                                      | mapped to cache i | ndex <sub>4</sub> <sup>3</sup> |      |
| •                                                                 | • •               | 5                              |      |
| ·                                                                 |                   | 6                              |      |
|                                                                   |                   | 7                              |      |
| Ni                                                                |                   | 8                              |      |
| Number of blocks = 16                                             |                   | 9                              |      |
| Cache index = (address) module (number of blocks) $\frac{10}{11}$ |                   |                                |      |
|                                                                   |                   |                                |      |
| Cache index = 10 module 16                                        | = 10              | 12                             |      |
|                                                                   |                   | 13                             |      |
|                                                                   |                   | 14                             |      |
|                                                                   |                   | 15                             |      |

|                                           | Example            | index             | Data |
|-------------------------------------------|--------------------|-------------------|------|
|                                           | •                  | 0                 |      |
|                                           |                    | 1                 |      |
| <ul> <li>Cache with 16 Blocks.</li> </ul> |                    | 2                 |      |
| Main memory location 10 is r              | nanned to cache in | $dex^3$           |      |
|                                           |                    |                   |      |
| <u>10</u> .                               |                    | 5                 |      |
|                                           |                    | 6                 |      |
|                                           |                    | 7                 |      |
| Main memory location 2420 i               | is mapped to cache | 8                 |      |
| •                                         |                    | J                 |      |
| index                                     |                    | 10                |      |
|                                           |                    | 11                |      |
|                                           |                    | 12                |      |
|                                           |                    | 13                |      |
|                                           |                    | 14 <u> </u><br>15 |      |
|                                           |                    | 10 L              |      |

index Data

• Cache with 16 Blocks.

Main memory location 10 is mapped to cache index $_4$  10.

6

8

10

Main memory location 2420 is mapped to cache

9

index \_\_\_\_\_\_.

11 12

2420 module 16 = 4

13 | 14 |

15

Í L

# N-Way Set Associative Cache

- A main memory address is mapped to a fixed number (n) of locations in the cache.
- The cache consist of sets each set has n-blocks. A main memory address is mapped to one set exactly, and with in the set the data can be placed in any block
- The set mapping is determined by

Set # = (Address) module (number of sets)

- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 16/2

- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 16/2 = 8

| Set#                  | Data |  |
|-----------------------|------|--|
| 0                     |      |  |
| 1                     |      |  |
| 2                     |      |  |
| 3                     |      |  |
| 2<br>3<br>4<br>5<br>6 |      |  |
| 5                     |      |  |
| 6                     |      |  |
| 7                     |      |  |

- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 16/2 = 8

Main memory location 10 is mapped to set

\_\_\_\_

| Set#                       | Data |  |
|----------------------------|------|--|
| 0                          |      |  |
| 1                          |      |  |
| 2                          |      |  |
| 1<br>2<br>3<br>4<br>5<br>6 |      |  |
| 4                          |      |  |
| 5                          |      |  |
| 6                          |      |  |
| 7                          |      |  |

- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 
$$16/2 = 8$$

Main memory location 10 is mapped to set



Can be placed in either of the blocks in set 2



- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 16/2 = 8

Main memory location 10 is mapped to set 2 Main memory location 2420 is mapped to set

| Data |      |
|------|------|
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      | Data |

- Total Cache Blocks 16
- 2-way set associative cache
- 2 blocks per set.

Total sets = 
$$16/2 = 8$$

Main memory location 10 is mapped to set 2 Main memory location 2420 is mapped to set



2420 modulo 8 = 4



- Total Cache Blocks 16
- 4-way set associative cache
- 4 blocks per set.

Total sets = 16/4 = 4

| Set# | Data |  |
|------|------|--|
| 0    |      |  |
| 1    |      |  |
| 2    |      |  |
| 3    |      |  |

- Total Cache Blocks 16
- 4-way set associative cache
- 4 blocks per set.

Total sets = 16/4 = 4

Main memory location 10 is mapped to set \_\_\_\_\_

Main memory location 2420 is mapped to set \_\_\_\_\_\_



- Total Cache Blocks 16
- 4-way set associative cache
- 4 blocks per set.

Total sets = 16/4 = 4

Main memory location 10 is mapped to set 2

Main memory location 2420 is mapped to set  $\underline{0}$ .



- Total Cache Blocks 16
- 8-way set associative cache
- 8 blocks per set.

Total sets = 
$$16/8 = 2$$

Main memory location 10 is mapped to set <u>0</u>. Main memory location 2420 is mapped to set <u>0</u>.



# Fully Associative Cache

A main memory address can be mapped to any cache location

Cache with 16 Blocks.

Main memory location 10 is mapped to \_\_\_\_\_ cache location.

| Data |  |  |
|------|--|--|
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |

Cache with 16 Blocks.

Main memory location 10 is mapped to <u>any</u> cache location.

| Data |  |
|------|--|
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |
|      |  |

### Cache Size

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

#### Cache Size

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset?

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset?

Use block size

 $64 = 2^6 \rightarrow 6$  bits are used (least significant bits are used)

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache?

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache?

Blocks = (total size) / (Bytes per block) = 
$$\frac{64*2^{10}}{64}$$
 =  $2^{10}$ 

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache?  $2^{10}$ 

How many bits are used as cache index?

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache? 2<sup>10</sup>

How many bits are used as cache index? 10 bits (least significant bits excluding the offset)

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache? 2<sup>10</sup>

How many bits are used as cache index? 10 bits

How many bits are used for the tag?

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache? 2<sup>10</sup>

How many bits are used as cache index? 10 bits

How many bits are used for the tag?

$$48 - 10 - 6 = 32$$

- 64 KB (64 \* 1024 Bytes) of direct access cache
- Cache block size of 64 Bytes
- 48 bit addresses

What is the byte offset? 6 bits

How many blocks are in the cache? 2<sup>10</sup>

How many bits are used as cache index? 10 bits

How many bits are used for the tag? 32 bits

48 bit address

0100 1101 1001 0000 0010 0100 1101 1001 0000 0010 0100 1101

- What is the byte offset?
- What is the cache index to which this address will be mapped to?



- What is the byte offset?
- What is the cache index to which this address will be mapped to?



What is the byte offset?

001101 -> 13

 What is the cache index to which this address will be mapped to?



What is the byte offset?

001101 -> 13

 What is the cache index to which this address will be mapped to?

0000001001 -> 9

## Cache Performance

# Cache Miss/Hit Rate

Given the following code sequence calculating a matrix norm.

```
double a[96];
for (i=0; i<96; i=++) {
    a[i] = a[i]*a[i];
}</pre>
```

Assume a 64 KiB direct-mapped cache with a 32-byte block. What is the miss rate for the address stream above.

```
double a[96];
for (i=0; i< 96; i=++) {
    a[i] = a[i]*a[i];
}</pre>
```

- 64-bit representation
  - 32-byte blocks
  - 64-bits = 8 bytes per value
  - -32/8 = 4 values per block

```
double a[96];
for (i=0; i<100; i=++) {
    a[i] = a[i]*a[i];
}</pre>
```

| Iteration | Hit/Miss |                |
|-----------|----------|----------------|
| a[0]      | Miss     |                |
| A[1]      | Hit      | 1 Miss every 4 |
| A[2]      | Hit      | accesses       |
| A[3]      | Hit      |                |
| A[4]      | Miss     |                |

| A[0] | A[1] | A[2] | A[3] |
|------|------|------|------|
| A[4] | A[5] | A[6] | A[7] |
|      |      |      |      |
|      |      |      |      |
|      |      |      |      |
|      |      |      |      |

### **UNIVERSITY of HOUSTON**

```
double a[96];
for (i=0; i<100; i=++) {
    a[i] = a[i]*a[i];
}</pre>
```

Miss rate = 1/4 = 0.25Hit rate = 1 - miss rate = 0.75

| A[0] | A[1] | A[2] | A[3] |
|------|------|------|------|
| A[4] | A[5] | A[6] | A[7] |
|      |      |      |      |
|      |      |      |      |
|      |      |      |      |
|      |      |      |      |

### **UNIVERSITY of HOUSTON**

# Average Access Time

- Hit time is also important for performance
- Average memory access time (AMAT)
  - AMAT = Hit time + Miss rate × Miss penalty

# Average Access Time

- Hit time is also important for performance
- Average memory access time (AMAT)
  - AMAT = Hit time + Miss rate × Miss penalty
- Example
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, I-cache miss rate = 5%

# Average Access Time

- Hit time is also important for performance
- Average memory access time (AMAT)
  - AMAT = Hit time + Miss rate × Miss penalty
- Example
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, I-cache miss rate = 5%
  - $AMAT = 1 + 0.05 \times 20 = 2ns$ 
    - 2 cycles per instruction